| <b>@</b> |
|----------|
| PES      |

| DEO III I                    |                     |
|------------------------------|---------------------|
| PES University,              | <u>Bangalore</u>    |
| (Established under Karnataka | Act No. 16 of 2013) |

**UE15CS253** 

## MAY 2017: END SEMESTER ASSESSMENT (ESA) B.TECH. IV SEMESTER UE15CS253- Microprocessors & Computer Architecture

| T  | ime:                                                                                                                                                                                                                      | 3 Hrs Answer All Questions Max Marks: 10                                                                                                                                                                  | 00 |  |  |  |  |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--|--|--|--|
| 1. | . a)                                                                                                                                                                                                                      | This statice is                                                                                                                                                                                           | 7  |  |  |  |  |
|    |                                                                                                                                                                                                                           | i. Microprocessors and Microcontrollers                                                                                                                                                                   | 04 |  |  |  |  |
|    | <u> </u>                                                                                                                                                                                                                  | ii. RISC and CISC with respect to processor architecture                                                                                                                                                  | 04 |  |  |  |  |
|    | b)                                                                                                                                                                                                                        | To the world doing in the topy to demonstrate                                                                                                                                                             | -  |  |  |  |  |
|    |                                                                                                                                                                                                                           | 3-address data processing instruction                                                                                                                                                                     |    |  |  |  |  |
|    |                                                                                                                                                                                                                           | conditionally executable                                                                                                                                                                                  | 06 |  |  |  |  |
|    |                                                                                                                                                                                                                           | Ability to perform general shift and general arithmetic operation.  ii. "ADR and LDR are same" - True / False, Justify accordingly.                                                                       |    |  |  |  |  |
|    | (c)                                                                                                                                                                                                                       | - True i i alse sustily accordingly.                                                                                                                                                                      |    |  |  |  |  |
|    |                                                                                                                                                                                                                           | Write an instruction sequence using ARM - ISA to multiply a number in register R4 with 124.  Do not use multiply instruction.                                                                             | 04 |  |  |  |  |
|    | d)                                                                                                                                                                                                                        | Write a program using ARM - ISA to compare two strings STR1 AND STR2. Let the comparison                                                                                                                  |    |  |  |  |  |
|    |                                                                                                                                                                                                                           | be character by character in a function sub program. Pass the parameters STR1 and STR2 to the function. Use post indexing addressing mode. Use conditional execution instructions.                        |    |  |  |  |  |
| 2. | a)                                                                                                                                                                                                                        | i. Consider the following as the initial content of the moment to action. At the moment to action a late of the moment to action.                                                                         |    |  |  |  |  |
| ۷. | 4)                                                                                                                                                                                                                        | <ul> <li>i. Consider the following as the initial content of the memory locations. What will be the final values of these registers after the execution of the instruction: LDMIB r0!, {r1-r3}</li> </ul> |    |  |  |  |  |
|    |                                                                                                                                                                                                                           | 1 Memory                                                                                                                                                                                                  |    |  |  |  |  |
| ı  |                                                                                                                                                                                                                           | Address pointer address Data   0x80020; 0x00000005                                                                                                                                                        |    |  |  |  |  |
|    |                                                                                                                                                                                                                           | 0x8001.c;   0x00000004                                                                                                                                                                                    | 03 |  |  |  |  |
|    |                                                                                                                                                                                                                           | $rt = 0x80010 - \frac{0.08001000}{0.0800100} - \frac{0.0800100}{0.0800100} - \frac{0.08001000}{0.0800000} - \frac{0.00000000}{0.080000000} - \frac{0.000000000}{0.0800000000}$                            | +  |  |  |  |  |
|    |                                                                                                                                                                                                                           | ii. Write the binary equivalent of the ARM instruction : LDR R0, [R1], #2                                                                                                                                 | 02 |  |  |  |  |
|    |                                                                                                                                                                                                                           | 31 28 27 26 25 24 23 22 21 26 19 46 15 12 11                                                                                                                                                              |    |  |  |  |  |
|    |                                                                                                                                                                                                                           | Cond 01 I P U B W L Rn Rd Offset                                                                                                                                                                          |    |  |  |  |  |
|    | b)                                                                                                                                                                                                                        | Write the ARM datapath timing diagram representing 2 phase non overlap clock scheme in a CPU clock cycle time. Mention the operations performed during these clock cycle timing.                          | 05 |  |  |  |  |
|    | c) Mention the signals used for handshaking between a processor and a conrocessor                                                                                                                                         |                                                                                                                                                                                                           |    |  |  |  |  |
|    |                                                                                                                                                                                                                           | ARM7TDMI and coprocessor pipelines.                                                                                                                                                                       | 05 |  |  |  |  |
|    | d)                                                                                                                                                                                                                        | "Every instruction is executed in a clock cycle time". Explain the statement with respect to five stage pipeline of a RISC processor.                                                                     | 05 |  |  |  |  |
| 3. | a)                                                                                                                                                                                                                        | Consider the following code fragment.                                                                                                                                                                     |    |  |  |  |  |
|    |                                                                                                                                                                                                                           | LOOP: LD R1, 0 (R2)                                                                                                                                                                                       |    |  |  |  |  |
|    | İ                                                                                                                                                                                                                         | ADD R1, R1, #1                                                                                                                                                                                            |    |  |  |  |  |
|    |                                                                                                                                                                                                                           | ST R1, (R2, #0)                                                                                                                                                                                           |    |  |  |  |  |
|    |                                                                                                                                                                                                                           | ADD R2, R2, #4                                                                                                                                                                                            |    |  |  |  |  |
|    |                                                                                                                                                                                                                           |                                                                                                                                                                                                           | 80 |  |  |  |  |
|    |                                                                                                                                                                                                                           | BNE LOOP                                                                                                                                                                                                  |    |  |  |  |  |
|    | Data hazards are caused by the data dependencies in the code. Use pipelining timing chart to list all the dependencies in the code above for a 5 stage pipeline RISC processor. How are these data dependencies resolved? |                                                                                                                                                                                                           |    |  |  |  |  |

|    | •                                                                                                                                                                                                                                                                                                                                                                                                                  | SRN SRN                                                                                                                                                                                                                                                                                                                                                                                                                                |               |  |  |  |  |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--|--|--|--|
|    | b)                                                                                                                                                                                                                                                                                                                                                                                                                 | Why will designer allow structural hazards?                                                                                                                                                                                                                                                                                                                                                                                            | 04            |  |  |  |  |
|    | (c)                                                                                                                                                                                                                                                                                                                                                                                                                | for ALU operations and branches and 20 cycles for memory operations. Assume that the relative frequencies of these operations are 30%, 40%, and 30%, respectively. Suppose that due to clock skew and setup, pipelining the processor adds 0.4 ns of overhead to the clock. Ignoring any latency impact, how much speedup in the instruction execution rate will we gain from a pipeline?                                              | 04            |  |  |  |  |
|    | d)                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                        | 04            |  |  |  |  |
|    | T = 3                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                        |               |  |  |  |  |
| 4. | (a)                                                                                                                                                                                                                                                                                                                                                                                                                | (in CPU cycles) of different kinds of accesses is as follows.                                                                                                                                                                                                                                                                                                                                                                          |               |  |  |  |  |
|    | Cache hit: 1 cycle, cache miss: 105 cycles, Main memory access: 200 cycles.                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                        |               |  |  |  |  |
|    |                                                                                                                                                                                                                                                                                                                                                                                                                    | When the program with an overall miss rate of 5%, what will the average memory access time (in CPU cycles) be ?                                                                                                                                                                                                                                                                                                                        |               |  |  |  |  |
|    | b)                                                                                                                                                                                                                                                                                                                                                                                                                 | Consider a 32 bit virtual address given by the CPU as 0x00001020. Determine the number of bits [TAG / SET/ BYTE] required to decode to a single memory location in a memory system that has a cache memory of 128 sets with 32 blocks in each set and 64 bytes in each block. Also, compute the capacity of cache memory. If the main memory capacity is 10MB, what is the mapping ratio between the main memory and the cache memory? | 04            |  |  |  |  |
|    | c)                                                                                                                                                                                                                                                                                                                                                                                                                 | <ul> <li>i. Demonstrate the usage of a write back protocol with buffers in a cache memory system for a read over write operation.</li> <li>ii. Read the following sequence of memory operations. Identify the type of cache miss.</li> <li>A. The cache cannot contain all the blocks needed during execution of a program.</li> <li>B. Misses due to flushes to keep multiple caches same in a multiprocessor environment.</li> </ul> | 04<br>+<br>04 |  |  |  |  |
|    |                                                                                                                                                                                                                                                                                                                                                                                                                    | C. The very first access to block cannot be in the cache.  D. A block may be discarded and later retrieved if too many blocks map to its set.                                                                                                                                                                                                                                                                                          |               |  |  |  |  |
|    | d)                                                                                                                                                                                                                                                                                                                                                                                                                 | How can miss penalty be reduced? Explain with an example                                                                                                                                                                                                                                                                                                                                                                               | 0.4           |  |  |  |  |
|    |                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                        | 04            |  |  |  |  |
| 5. | Assume the memory system takes 100 clock cycles of overhead and then delivers 32 bytes every 2 clock cycles. That is, it can supply 32 bytes in102 clock cycles, 64 bytes in 104 clock cycles, and so on Which block size has the smallest average memory access time for each cache size? Assume the data from the table shown. Also, mention the type of cache optimization that can be observed from the table. |                                                                                                                                                                                                                                                                                                                                                                                                                                        |               |  |  |  |  |
|    |                                                                                                                                                                                                                                                                                                                                                                                                                    | Cache size  Block size 4K Cache size                                                                                                                                                                                                                                                                                                                                                                                                   | 06            |  |  |  |  |
|    |                                                                                                                                                                                                                                                                                                                                                                                                                    | 16   S.57%   Block size 4X   16X   64K   256K                                                                                                                                                                                                                                                                                                                                                                                          |               |  |  |  |  |
|    |                                                                                                                                                                                                                                                                                                                                                                                                                    | - 64 7,00% 2,64% 1,05% 0,51% 126 7,58%                                                                                                                                                                                                                                                                                                                                                                                                 |               |  |  |  |  |
|    |                                                                                                                                                                                                                                                                                                                                                                                                                    | 256 9,51%                                                                                                                                                                                                                                                                                                                                                                                                                              |               |  |  |  |  |
|    | b)                                                                                                                                                                                                                                                                                                                                                                                                                 | Consider the following code sequence.  Ex: STR R3, 512 (R0)  LDR R1, 1024 (R0)  LDR R2, 512 (R0) Assume Direct mapped cache.                                                                                                                                                                                                                                                                                                           | 05            |  |  |  |  |
|    |                                                                                                                                                                                                                                                                                                                                                                                                                    | Write –through cache that maps 512 and 1024 to the same block. Four word write buffer that is not checked on a read miss. Will the value in R2 always be equal to the value in R3? Discuss.                                                                                                                                                                                                                                            |               |  |  |  |  |
|    | c)                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                        |               |  |  |  |  |
|    | d) Identify the type of architecture in the statements mentioned below.                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                        |               |  |  |  |  |
|    | "The ability to initiate multiple instructions during the same clock cycle"                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                        |               |  |  |  |  |
|    |                                                                                                                                                                                                                                                                                                                                                                                                                    | "Fetches and decodes the incoming instruction stream several instructions at a time"  "The architecture exploits the potential of instruction level parallelism"                                                                                                                                                                                                                                                                       |               |  |  |  |  |
|    |                                                                                                                                                                                                                                                                                                                                                                                                                    | "The architecture exploits the potential of instruction level parallelism".  "Data dependencies is the major problem of executing multiple instructions at the same time.                                                                                                                                                                                                                                                              |               |  |  |  |  |
|    |                                                                                                                                                                                                                                                                                                                                                                                                                    | "Out of order execution of instructions done with the help of the compiler"                                                                                                                                                                                                                                                                                                                                                            |               |  |  |  |  |

ะการทะพนสกราชสตรงหนอบาลกัก การกระทรสหรัสสร้าน กระบบกระทางการสหราชสหรรษชน์ใหล่ในกระทางการที่